



SBAS103C - SEPTEMBER 2000 - REVISED OCTOBER 2006

# 12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER

## **FEATURES**

- SINGLE SUPPLY: 2.7V to 5V
- 4-CHANNEL INPUT MULTIPLEXER
- UP TO 200kHz SAMPLING RATE
- FULL 12-BIT PARALLEL INTERFACE
- ±1LSB INL AND DNL
- NO MISSING CODES
- 72dB SINAD
- LOW POWER: 2mW
- SSOP-28 PACKAGE

## **APPLICATIONS**

- DATA ACQUISITION
- TEST AND MEASUREMENT
- INDUSTRIAL PROCESS CONTROL
- MEDICAL INSTRUMENTS
- LABORATORY EQUIPMENT

## DESCRIPTION

The ADS7842 is a complete, 4-channel, 12-bit Analog-to-Digital Converter (ADC). It contains a 12-bit, capacitorbased, Successive Approximation Register (SAR) ADC with a sample-and-hold amplifier, interface for microprocessor use, and parallel, 3-state output drivers. The ADS7842 is specified at a 200kHz sampling rate while dissipating only 2mW of power. The reference voltage can be varied from 100mV to V<sub>CC</sub> with a corresponding LSB resolution from 24 $\mu$ V to 1.22mV. The ADS7842 is tested down to 2.7V operation.

Low power, high speed, and an onboard multiplexer make the ADS7842 ideal for battery-operated systems such as portable, multi-channel dataloggers and measurement equipment. The ADS7842 is available in an SSOP-28 package and is tested over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | SINAD<br>(dB) | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|-----------|------------------------------------------|---------------|--------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| ADS7842E  | ±2                                       | 68            | SSOP-28      | DB                                   | –40°C to +85°C                    | ADS7842E           | ADS7842E           | Rails, 48                    |
| "         | "                                        | "             | "            | "                                    | "                                 | "                  | ADS7842E/1K        | Tape and Reel, 1000          |
| ADS7842EB | ±1                                       | 70            | SSOP-28      | DB                                   | –40°C to +85°C                    | ADS7842EB          | ADS7842EB          | Rails, 48                    |
| "         | "                                        | "             | "            | "                                    | "                                 | "                  | ADS7842EB/1K       | Tape and Reel, 1000          |

NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS(1)**

| +V <sub>CC</sub> to GND           | 0.3V to +6V                 |
|-----------------------------------|-----------------------------|
| Analog Inputs to GND              | $-0.3V$ to $+V_{CC} + 0.3V$ |
| Digital Inputs to GND             | 0.3V to +6V                 |
| Power Dissipation                 | 250mW                       |
| Maximum Junction Temperature      | +150°C                      |
| Operating Temperature Range       | 40°C to +85°C               |
| Storage Temperature Range         | 65°C to +150°C              |
| Lead Temperature (soldering, 10s) | +300°C                      |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **PIN CONFIGURATION**



### **PIN DESCRIPTIONS**

| 1AIN0Analog Input Channel 02AIN1Analog Input Channel 13AIN2Analog Input Channel 24AIN3Analog Input Channel 3                                                                                                                 |           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 3 AIN2 Analog Input Channel 2                                                                                                                                                                                                |           |
|                                                                                                                                                                                                                              |           |
| 4 AIN3 Analog Input Channel 3                                                                                                                                                                                                |           |
|                                                                                                                                                                                                                              |           |
| 5 V <sub>REF</sub> Voltage Reference Input. See Electrical Char<br>tics Tables for ranges.                                                                                                                                   | racteris- |
| 6 AGND Analog Ground                                                                                                                                                                                                         |           |
| 7 DB11 Data Bit 11 (MSB)                                                                                                                                                                                                     |           |
| 8 DB10 Data Bit 10                                                                                                                                                                                                           |           |
| 9 DB9 Data Bit 9                                                                                                                                                                                                             |           |
| 10 DB8 Data Bit 8                                                                                                                                                                                                            |           |
| 11 DB7 Data Bit 7                                                                                                                                                                                                            |           |
| 12 DB6 Data Bit 6                                                                                                                                                                                                            |           |
| 13 DB5 Data Bit 5                                                                                                                                                                                                            |           |
| 14 DGND Digital Ground                                                                                                                                                                                                       |           |
| 15 DB4 Data Bit 4                                                                                                                                                                                                            |           |
| 16 DB3 Data Bit 3                                                                                                                                                                                                            |           |
| 17 DB2 Data Bit 2                                                                                                                                                                                                            |           |
| 18 DB1 Data Bit 1                                                                                                                                                                                                            |           |
| 19 DB0 Data Bit 0 (LSB)                                                                                                                                                                                                      |           |
| 20 RD Read Input. Active LOW. Reads the data out combination with CS.                                                                                                                                                        | tputs in  |
| 21 CS Chip Select Input. Active LOW. The combina<br>CS taken LOW and WR taken LOW initiates<br>conversion and places the outputs in the tri-s<br>mode.                                                                       | a new     |
| 22 WR Write Input. Active LOW. Starts a new conve<br>and selects an analog channel via address ir<br>and A1, in combination with CS.                                                                                         |           |
| 23 BUSY BUSY goes LOW and stays LOW during a conversion. BUSY rises when a conversion i complete and enables the parallel outputs.                                                                                           | s         |
| 24 CLK External Clock Input. The clock speed deterr<br>conversion rate by the equation $f_{CLK} = 16 \cdot f_{S}$                                                                                                            |           |
| 25, 26 A0, A1 Address Inputs. Selects one of four analog in channels in combination with $\overline{CS}$ and $\overline{WR}$ . The address inputs are latched on the rising edge either $\overline{RD}$ or $\overline{WR}$ . | he        |
| A1 A0 Channel Selected                                                                                                                                                                                                       |           |
| 0 0 AIN0                                                                                                                                                                                                                     |           |
| 0 1 AIN1                                                                                                                                                                                                                     |           |
| 1 0 AIN2                                                                                                                                                                                                                     |           |
| 1 1 AIN3                                                                                                                                                                                                                     |           |
| 27 V <sub>DIG</sub> Digital Supply Input. Nominally +5V.                                                                                                                                                                     |           |
| 28 V <sub>ANA</sub> Analog Supply Input. Nominally +5V.                                                                                                                                                                      |           |



# **ELECTRICAL CHARACTERISTICS: +5V**

At  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200$ kHz, and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 3.2$ MHz, unless otherwise noted.

|                                                                                                                                                                                                               |                                                                                                                                              |                           | ADS7842E                        |                                 |          | ADS7842E            | В                        |                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|---------------------------------|----------|---------------------|--------------------------|------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                     | CONDITIONS                                                                                                                                   | MIN                       | TYP                             | MAX                             | MIN      | TYP                 | MAX                      | UNITS                                                                        |
| RESOLUTION                                                                                                                                                                                                    |                                                                                                                                              |                           |                                 | 12                              |          |                     | *                        | Bits                                                                         |
| ANALOG INPUT<br>Full-Scale Input Span<br>Capacitance<br>Leakage Current                                                                                                                                       |                                                                                                                                              | 0                         | 25<br>±1                        | V <sub>REF</sub>                | *        | * *                 | *                        | V<br>pF<br>μA                                                                |
| SYSTEM PERFORMANCE<br>No Missing Codes<br>Integral Linearity Error<br>Differential Linearity Error<br>Offset Error<br>Offset Error Match<br>Gain Error<br>Gain Error Match<br>Noise<br>Power-Supply Rejection |                                                                                                                                              | 12                        | ±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±3<br>1.0<br>±4<br>1.0    | *        | ±0.5<br>*<br>*<br>* | ±1<br>±1<br>*<br>±3<br>* | Bits<br>LSB <sup>(1)</sup><br>LSB<br>LSB<br>LSB<br>LSB<br>LSB<br>MVrms<br>dB |
| SAMPLING DYNAMICS<br>Conversion Time<br>Acquisition Time<br>Throughput Rate<br>Multiplexer Settling Time<br>Aperture Delay<br>Aperture Jitter                                                                 |                                                                                                                                              | 3                         | 500<br>30<br>100                | 12<br>200                       | *        | *<br>*<br>*         | *                        | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns<br>ps                            |
| DYNAMIC CHARACTERISTICS<br>Total Harmonic Distortion <sup>(2)</sup><br>Signal-to-(Noise + Distortion)<br>Spurious-Free Dynamic Range<br>Channel-to-Channel Isolation                                          | V <sub>IN</sub> = 5Vp-p at 10kHz<br>V <sub>IN</sub> = 5Vp-p at 10kHz<br>V <sub>IN</sub> = 5Vp-p at 10kHz<br>V <sub>IN</sub> = 5Vp-p at 50kHz | 68<br>72                  | 78<br>71<br>79<br>120           | -72                             | 70<br>76 | 80<br>72<br>81<br>* | -76                      | dB<br>dB<br>dB<br>dB                                                         |
| REFERENCE INPUT<br>Range<br>Resistance<br>Input Current                                                                                                                                                       | DCLK Static<br>f <sub>SAMPLE</sub> = 12.5kHz<br>DCLK Static                                                                                  | 0.1                       | 5<br>40<br>2.5<br>0.001         | +V <sub>CC</sub><br>100<br>3    | *        | * * * * *           | * * *                    | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                                                    |
| DIGITAL INPUT/OUTPUT<br>Logic Family<br>Logic Levels<br>V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>Data Format<br>External Clock                                             | $  I_{IH}   \le +5\mu A$<br>$  I_{IL}   \le +5\mu A$<br>$I_{OH} = -250\mu A$<br>$I_{OL} = 250\mu A$                                          | 3.0<br>-0.3<br>3.5<br>0.2 | CMOS<br>traight Bina            | 5.5<br>+0.8<br>0.4<br>ry<br>3.2 | * *      | *                   | * * *                    | V<br>V<br>V<br>V<br>MHz                                                      |
| POWER-SUPPLY REQUIREMENTS<br>+V <sub>CC</sub><br>Quiescent Current<br>Power Dissipation                                                                                                                       | Specified Performance<br>$f_{SAMPLE} = 12.5 kHz$<br>Power-Down Mode <sup>(3)</sup> , $\overline{CS} = +V_{CC}$                               | 4.75                      | 550<br>300                      | 5.25<br>900<br>3<br>4.5         | *        | *<br>*              | * * *                    | V<br>μA<br>μA<br>μA<br>mW                                                    |
| TEMPERATURE RANGE<br>Specified Performance                                                                                                                                                                    |                                                                                                                                              | -40                       |                                 | +85                             | *        |                     | *                        | °C                                                                           |

\* Same specifications as ADS7842E.

NOTES: (1) LSB means Least Significant Bit. With  $V_{\text{REF}}$  equal to +5.0V, one LSB is 1.22mV.

(2) First five harmonics of the test frequency.
(3) Power-down mode at end of conversion when WR, CS, and BUSY conditions have all been met. Refer to Table III of this data sheet.





# **ELECTRICAL CHARACTERISTICS: +2.7V**

At  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.

|                                                                                                                                                                                                               |                                                                                                                |                                                                | ADS7842E                        |                               |       | ADS7842EI           | 3                        |                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------|-------------------------------|-------|---------------------|--------------------------|------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                     | CONDITIONS                                                                                                     | MIN                                                            | ТҮР                             | MAX                           | MIN   | TYP                 | MAX                      | UNITS                                                                        |
| RESOLUTION                                                                                                                                                                                                    |                                                                                                                |                                                                |                                 | 12                            |       |                     | *                        | Bits                                                                         |
| ANALOG INPUT<br>Full-Scale Input Span<br>Capacitance<br>Leakage Current                                                                                                                                       |                                                                                                                | 0                                                              | 25<br>±1                        | V <sub>REF</sub>              | *     | *                   | *                        | V<br>pF<br>μA                                                                |
| SYSTEM PERFORMANCE<br>No Missing Codes<br>Integral Linearity Error<br>Differential Linearity Error<br>Offset Error<br>Offset Error Match<br>Gain Error<br>Gain Error Match<br>Noise<br>Power-Supply Rejection |                                                                                                                | 12                                                             | ±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±5<br>1.0<br>±4<br>1.0  | *     | ±0.5<br>*<br>*<br>* | ±1<br>±1<br>*<br>±3<br>* | Bits<br>LSB <sup>(1)</sup><br>LSB<br>LSB<br>LSB<br>LSB<br>LSB<br>µVrms<br>dB |
| SAMPLING DYNAMICS<br>Conversion Time<br>Acquisition Time<br>Throughput Rate<br>Multiplexer Settling Time<br>Aperture Delay<br>Aperture Jitter                                                                 |                                                                                                                | 3                                                              | 500<br>30<br>100                | 12<br>125                     | *     | *<br>*<br>*         | *                        | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns<br>ps                            |
| DYNAMIC CHARACTERISTICS<br>Total Harmonic Distortion <sup>(2)</sup>                                                                                                                                           | $3.6V \ge V_{CC} \ge 3.0V, V_{IN} = 2.5Vp-p$                                                                   |                                                                | -77                             | -70                           |       | -79                 | -74                      | dB                                                                           |
|                                                                                                                                                                                                               | at 10kHz<br>3.0V > $V_{CC} \ge 2.7V$ , $V_{IN} = 2.5Vp-p$                                                      |                                                                | -77                             | -70                           |       | *                   | *                        | dB                                                                           |
| Signal-to-(Noise + Distortion)                                                                                                                                                                                | at 10kHz<br>$3.6V \ge V_{CC} \ge 3.0V, V_{IN} = 2.5Vp-p$                                                       | 68                                                             | 71                              |                               | 70    | 72                  |                          | dB                                                                           |
|                                                                                                                                                                                                               | at 10kHz<br>3.0V > $V_{CC} \ge 2.7V$ , $V_{IN} = 2.5Vp$ -p                                                     | 68                                                             | 71                              |                               | *     | *                   |                          | dB                                                                           |
| Spurious-Free Dynamic Range                                                                                                                                                                                   | at 10kHz<br>3.6V ≥ V <sub>CC</sub> ≥ 3.0V, V <sub>IN</sub> = 2.5Vp-p<br>at 10kHz                               | 72                                                             | 78                              |                               | 76    | 80                  |                          | dB                                                                           |
|                                                                                                                                                                                                               | $3.0V > V_{CC} \ge 2.7V, V_{IN} = 2.5Vp-p$<br>at 10kHz                                                         | 72                                                             | 78                              |                               | *     | *                   |                          | dB                                                                           |
| Channel-to-Channel Isolation                                                                                                                                                                                  | $V_{IN} = 2.5Vp-p at 50kHz$                                                                                    |                                                                | 100                             |                               |       | *                   |                          | dB                                                                           |
| REFERENCE INPUT<br>Range<br>Resistance<br>Input Current                                                                                                                                                       | DCLK Static<br>f <sub>SAMPLE</sub> = 12.5kHz<br>DCLK Static                                                    | 0.1                                                            | 5<br>13<br>2.5<br>0.001         | +V <sub>CC</sub><br>40<br>3   | *     | * * * *             | * *                      | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                                                    |
| DIGITAL INPUT/OUTPUT<br>Logic Family                                                                                                                                                                          |                                                                                                                |                                                                | CMOS                            |                               |       | *                   |                          |                                                                              |
| Logic Levels<br>V <sub>II</sub><br>V <sub>IL</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>Data Format<br>External Clock                                                                                     | $  I_{IH}   \le +5\mu A$<br>$  I_{IL}   \le +5\mu A$<br>$I_{OH} = -250\mu A$<br>$I_{OL} = 250\mu A$            | +V <sub>CC</sub> • 0.7<br>-0.3<br>+V <sub>CC</sub> • 0.8<br>St | traight Bina                    | 5.5<br>+0.8<br>0.4<br>ry<br>2 | * * * | *                   | * * *                    | V<br>V<br>V<br>V                                                             |
| POWER-SUPPLY REQUIREMENTS<br>+V <sub>CC</sub><br>Quiescent Current                                                                                                                                            | Specified Performance<br>$f_{SAMPLE} = 12.5 kHz$<br>Power-Down Mode <sup>(3)</sup> , $\overline{CS} = +V_{CC}$ | 2.7                                                            | 280<br>220                      | 3.6<br>650<br>3               | *     | *<br>*              | * *                      | V<br>μΑ<br>μΑ<br>μΑ                                                          |
| Power Dissipation TEMPERATURE RANGE                                                                                                                                                                           |                                                                                                                |                                                                |                                 | 1.8                           |       |                     | *                        | mW                                                                           |
| Specified Performance                                                                                                                                                                                         |                                                                                                                | -40                                                            |                                 | +85                           | *     |                     | *                        | °C                                                                           |

\* Same specifications as ADS7842E.

NOTES: (1) LSB means Least Significant Bit. With  $V_{\text{REF}}$  equal to +2.5V, one LSB is 610mV.

(2) First five harmonics of the test frequency.

(3) Power-down mode at end of conversion when WR, CS, and BUSY conditions have all been met. Refer to Table III of this data sheet.





# **TYPICAL CHARACTERISTICS: +5V**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 3.2MHz$ , unless otherwise noted.





# **TYPICAL CHARACTERISTICS: +2.7V**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2MHz$ , unless otherwise noted.



SIGNAL-TO-NOISE RATIO AND SIGNAL-TO-

(NOISE + DISTORTION) vs INPUT FREQUENCY

10

Input Frequency (kHz)

SNR

SINAD

100

78

74

70

66

62

58

54

1

SNR and SINAD (dB)











# **TYPICAL CHARACTERISTICS: +2.7V (Continued)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.

















# **TYPICAL CHARACTERISTICS: +2.7V (Continued)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2MHz$ , unless otherwise noted.













## THEORY OF OPERATION

The ADS7842 is a classic SAR ADC. The architecture is based on capacitive redistribution which inherently includes a sample-and-hold function. The converter is fabricated on a  $0.6\mu m$  CMOS process.

The basic operation of the ADS7842 is shown in Figure 1. The device requires an external reference and an external clock. It operates from a single supply of 2.7V to 5.25V. The external reference can be any voltage between 100mV and  $+V_{CC}$ . The value of the reference voltage directly sets the input range of the converter. The average reference input current depends on the conversion rate of the ADS7842.

### ANALOG INPUTS

The ADS7842 features four, single-ended inputs. The input current into each analog input depends on input voltage and sampling rate. Essentially, the current into the device must charge the internal hold capacitor during the sample period. After this capacitance has fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance to a 12-bit settling level within the same period, which can be as little as 350ns in some operating modes. While the converter is in the hold mode, or after the sampling capacitor has been fully charged, the input impedance of the analog input is greater than  $1G\Omega$ .

### EXTERNAL CLOCK

The ADS7842 requires an external clock to run the conversion process. This clock can vary between 200kHz (12.5kHz throughput) and 3.2MHz (200kHz throughput). The duty cycle of the clock is unimportant as long as the minimum HIGH and LOW times are at least 150ns and the clock period is at least 300ns. The minimum clock frequency is set by the leakage on the capacitors internal to the ADS7842.

## **BASIC OPERATION**

Figure 1 shows the simple circuit required to operate the ADS7842 with Channel 0 selected. A conversion can be initiated by bringing the  $\overline{\text{WR}}$  pin (pin 22) LOW for a minimum of 25ns.  $\overline{\text{BUSY}}$  (pin 23) will output a LOW during the conversion process and rises only after the conversion is complete. The 12 bits of output data will be valid on pins 7-13 and 15-19 following the rising edge of  $\overline{\text{BUSY}}$ .



FIGURE 1. Basic Operation of the ADS7842.



#### STARTING A CONVERSION

A conversion is initiated on the falling edge of the  $\overline{WR}$  input, with valid signals on A0, A1, and CS. The ADS7842 will enter the conversion mode on the first rising edge of the external clock following the WR pin going LOW. The ADS7842 will start the conversion on the 1st clock cycle. The MSB will be approximated by the Capacitive Digital-to-Analog Converter (CDAC) on the 1st clock cycle, the 2nd-MSB on the 2nd cycle, and so on until the LSB has been decided on the 12th clock cycle. The BUSY output will go LOW 20ns after the falling edge of the WR pin. The BUSY output will return HIGH just after the ADS7842 has finished a conversion and the data will be valid on pins 7-13, 15-19. The rising edge of BUSY can be used to latch the data. It is recommended that the data be read immediately after each conversion. The switching noise of the asynchronous data transfer can cause digital feedthrough degrading the converter's performance. See Figure 2.

#### **READING DATA**

Data from the ADS7842 will appear at pins 7-13 and 15-19. The MSB will output on pin 7 while the LSB will output on pin 19. The outputs are coded in Straight Binary (with  $0V = 000_H$  and  $V_{REF} = FFF_H$ , see Table IV). Following a conversion, the BUSY pin will go HIGH. After BUSY goes HIGH, the  $\overline{CS}$  and  $\overline{RD}$  pins may be brought LOW to enable the 12-bit output bus.  $\overline{CS}$  and  $\overline{RD}$  must be held LOW for at least 25ns seconds following BUSY HIGH. Data will be valid 25ns seconds after the falling edge of both  $\overline{CS}$  and  $\overline{RD}$ . The output data will remain valid for 25ns seconds following the rising edge of both  $\overline{CS}$  and  $\overline{RD}$ . See Figure 4 for the read cycle timing diagram.

#### **POWER-DOWN MODE**

The ADS7842 incorporates a unique method of placing the ADC in the power-down mode. Rather than adding an extra pin to the package, the A0 address pin is used in conjunction with the  $\overline{RD}$  pin to place the device in power-down mode and also to 'wake-up' the ADC following power-down. In this shutdown mode, all analog and digital circuitry is turned off. The simplest way to place the ADS7842 in power-down mode is immediately following a conversion. After a conversion has been completed and the  $\overline{BUSY}$  output has returned HIGH,  $\overline{CS}$  and  $\overline{RD}$  must be brought LOW for a minimum of 25ns. While keeping  $\overline{CS}$  LOW,  $\overline{RD}$  is brought HIGH and the ADS7842 enters the power-down mode, provided the A0 pin is HIGH (see Figure 5 and Table III). In order to 'wake-up' the device following power-down, A0 must be LOW when  $\overline{RD}$  switches from LOW to HIGH a second time (see Figure 6).

The typical supply current of the ADS7842 with a 5V supply and 200kHz sampling rate is  $550\mu$ A. In the power-down mode the current is typically reduced to  $3\mu$ A.

| SYMBOL            | DESCRIPTION                          | MIN | ТҮР | MAX | UNITS |
|-------------------|--------------------------------------|-----|-----|-----|-------|
| t <sub>CONV</sub> | Conversion Time                      |     |     | 6.5 | μs    |
| t <sub>ACQ</sub>  | Acquisition Time                     |     |     | 1.5 | μs    |
| t <sub>CKP</sub>  | Clock Period                         | 500 |     |     | ns    |
| t <sub>CKL</sub>  | Clock LOW                            | 150 |     |     | ns    |
| t <sub>CKH</sub>  | Clock HIGH                           | 150 |     |     | ns    |
| t <sub>1</sub>    | CS to WR/RD Setup Time               | 0   |     |     | ns    |
| t <sub>2</sub>    | Address to $\overline{CS}$ Hold Time | 0   |     |     | ns    |
| t <sub>3</sub>    | CS LOW                               | 25  |     |     | ns    |
| t <sub>4</sub>    | CLK to WR Setup Time                 | 25  |     |     | ns    |
| t <sub>5</sub>    | CS to BUSY LOW                       |     |     | 20  | ns    |
| t <sub>6</sub>    | CLK to WR LOW                        | 5   |     |     | ns    |
| t <sub>7</sub>    | CLK to WR HIGH                       | 25  |     |     | ns    |
| t <sub>8</sub>    | WR to CLK HIGH                       | 25  |     |     | ns    |
| t <sub>9</sub>    | Address Hold Time                    | 5   |     |     | ns    |
| t <sub>10</sub>   | Address Setup Time                   | 5   |     |     | ns    |
| t <sub>11</sub>   | BUSY to RD Delay                     | 0   |     |     | ns    |
| t <sub>12</sub>   | CLK LOW to BUSY HIGH                 | 10  |     |     | ns    |
| t <sub>13</sub>   | BUS Access                           | 25  |     |     | ns    |
| t <sub>14</sub>   | BUS Relinquish                       | 25  |     |     | ns    |
| t <sub>15</sub>   | Address to RD HIGH                   | 2   |     |     | ns    |
| t <sub>16</sub>   | Address Hold Time                    | 2   |     |     | ns    |
| t <sub>17</sub>   | RD HIGH to CLK LOW                   | 50  |     |     | ns    |

TABLE I. Timing Specifications (+V<sub>CC</sub> = +2.7V to 3.6V,  $T_A = -40^{\circ}C$  to +85°C,  $C_{LOAD} = 50 pF$ ).

| SYMBOL            | DESCRIPTION             | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------|-----|-----|-----|-------|
| t <sub>CONV</sub> | Conversion Time         |     |     | 3.5 | μs    |
| t <sub>ACQ</sub>  | Acquisition Time        |     |     | 1.5 | μs    |
| t <sub>CKP</sub>  | Clock Period            | 300 |     |     | ns    |
| t <sub>CKL</sub>  | Clock LOW               | 150 |     |     | ns    |
| t <sub>CKH</sub>  | Clock HIGH              | 150 |     |     | ns    |
| t <sub>1</sub>    | CS to WR/RD Setup Time  | 0   |     |     | ns    |
| t <sub>2</sub>    | Address to CS Hold Time | 0   |     |     | ns    |
| t <sub>3</sub>    | CS LOW                  | 25  |     |     | ns    |
| t <sub>4</sub>    | CLK to WR Setup Time    | 25  |     |     | ns    |
| t <sub>5</sub>    | CS to BUSY LOW          |     |     | 20  | ns    |
| t <sub>6</sub>    | CLK to WR LOW           | 5   |     |     | ns    |
| t <sub>7</sub>    | CLK to WR HIGH          | 25  |     |     | ns    |
| t <sub>8</sub>    | WR to CLK HIGH          | 25  |     |     | ns    |
| t <sub>9</sub>    | Address Hold Time       | 5   |     |     | ns    |
| t <sub>10</sub>   | Address Setup Time      | 5   |     |     | ns    |
| t <sub>11</sub>   | BUSY to RD Delay        | 0   |     |     | ns    |
| t <sub>12</sub>   | CLK LOW to BUSY HIGH    | 10  |     |     | ns    |
| t <sub>13</sub>   | BUS Access              | 25  |     |     | ns    |
| t <sub>14</sub>   | BUS Relinquish          | 25  |     |     | ns    |
| t <sub>15</sub>   | Address to RD HIGH      | 2   |     |     | ns    |
| t <sub>16</sub>   | Address Hold Time       | 2   |     |     | ns    |
| t <sub>17</sub>   | RD HIGH to CLK LOW      | 50  |     |     | ns    |

TABLE II. Timing Specifications (+V<sub>CC</sub> = +4.75V to +5.25V, T<sub>A</sub> = -40°C to +85°C, C<sub>LOAD</sub> = 50pF).

| CS           | RD                                             | WR | BUSY | A0 | A0 A1 COMMENTS  |              |  |  |  |  |  |
|--------------|------------------------------------------------|----|------|----|-----------------|--------------|--|--|--|--|--|
| 0            | Ŀ                                              | Х  | 1    | 1  | Power-Down Mode |              |  |  |  |  |  |
| 0            | Ŧ                                              | Х  | 1    | 0  | Х               | Wake-Up Mode |  |  |  |  |  |
| . <b>∮</b> m | ✓ means rising edge triggered. X = Don't care. |    |      |    |                 |              |  |  |  |  |  |

TABLE III. Truth Table for Power-Down and Wake-Up Modes.

|                             |              | DIGITAL OUTPUT<br>STRAIGHT BINARY |          |  |  |  |
|-----------------------------|--------------|-----------------------------------|----------|--|--|--|
| DESCRIPTION                 | ANALOG INPUT | BINARY CODE                       | HEX CODE |  |  |  |
| Least Significant Bit (LSB) | 1.2207mV     |                                   |          |  |  |  |
| Full-Scale                  | 4.99878V     | 1111 1111 1111                    | FFF      |  |  |  |
| Midscale                    | 2.5V         | 1000 0000 0000                    | 800      |  |  |  |
| Midscale –1LSB              | 2.49878V     | 0111 1111 1111                    | 7FF      |  |  |  |
| Zero Full-Scale             | 0V           | 0000 0000 0000                    | 000      |  |  |  |

TABLE IV. Ideal Input Voltages and Output Codes ( $V_{REF} = 5V$ ).



FIGURE 2. Normal Operation, 16 Clocks per Conversion.



FIGURE 3. Initiating a Conversion.





FIGURE 4. Read Timing Following a Conversion.



FIGURE 5. Entering Power-Down Using  $\overline{\text{RD}}$  and A0.



FIGURE 6. Initiating Wake-Up Using  $\overline{RD}$  and A0.





#### **REFERENCE INPUT**

The external reference sets the analog input range. The ADS7842 will operate with a reference in the range of 100mV to  $+V_{CC}$ .

There are several critical items concerning the reference input and its wide voltage range. As the reference voltage is reduced, the analog voltage weight of each digital output code is also reduced. This is often referred to as the LSB size and is equal to the reference voltage divided by 4096. Any offset or gain error inherent in the ADC will appear to increase, in terms of LSB size, as the reference voltage is reduced. For example, if the offset of a given converter is 2LSBs with a 2.5V reference, then it will typically be 10LSBs with a 0.5V reference. In each case, the actual offset of the device is the same, 1.22mV.

Likewise, the noise or uncertainty of the digitized output will increase with lower LSB size. With a reference voltage of 100mV, the LSB size is  $24\mu$ V. This level is below the internal noise of the device. As a result, the digital output code will not be stable and vary around a mean value by a number of LSBs. The distribution of output codes will be gaussian and the noise can be reduced by simply averaging consecutive conversion results or applying a digital filter.

With a lower reference voltage, care should be taken to provide a clean layout including adequate bypassing, a clean (low-noise, low-ripple) power supply, a low-noise reference, and a low-noise input signal. Because the LSB size is lower, the converter will also be more sensitive to nearby digital signals and electromagnetic interference.

The voltage into the  $V_{REF}$  input is not buffered and directly drives the CDAC portion of the ADS7842. Typically, the input current is 13µA with a 2.5V reference. This value will vary by microamps depending on the result of the conversion. The reference current diminishes directly with both conversion rate and reference voltage. As the current from the reference is drawn on each bit decision, clocking the converter more quickly during a given conversion period will not reduce overall current drain from the reference.

#### **Data Format**

The ADS7842 output data is in Straight Offset Binary format, see Table IV. This table shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise.

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS7842 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Thus, during any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the DCLK input.

With this in mind, power to the ADS7842 should be clean and well bypassed. A  $0.1\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. In addition, a  $1\mu$ F to  $10\mu$ F capacitor and a  $5\Omega$  or  $10\Omega$  series resistor may be used to low-pass filter a noisy supply.

The reference should be similarly bypassed with a  $0.1\mu$ F capacitor. Again, a series resistor and large capacitor can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make sure that it can drive the bypass capacitor without oscillation (the series resistor can help in this case). The ADS7842 draws very little current from the reference on average, but it does place larger demands on the reference circuitry over short periods of time (on each rising edge of CLK during a conversion).

The ADS7842 architecture offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high frequency noise can be filtered out as discussed in the previous paragraph, voltage variation due to line frequency (50Hz or 60Hz) can be difficult to remove.

The GND pin should be connected to a clean ground point. In many cases, this will be the "analog" ground. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.



### **Revision History**

| DATE  | REVISION | PAGE | GE SECTION DESCRIPTION     |                                                                          |  |  |  |  |  |  |
|-------|----------|------|----------------------------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| 10/06 | С        | 4    | Electrical Characteristics | Dynamic Characteristics-total harmonic distortion: added new conditions. |  |  |  |  |  |  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.







11-Apr-2013

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| ADS7842E         | ACTIVE        | SSOP         | DB                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ADS7842E          | Samples |
| ADS7842E/1K      | ACTIVE        | SSOP         | DB                 | 28   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E          | Samples |
| ADS7842E/1KG4    | ACTIVE        | SSOP         | DB                 | 28   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E          | Samples |
| ADS7842EB        | ACTIVE        | SSOP         | DB                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E<br>B     | Samples |
| ADS7842EB/1K     | ACTIVE        | SSOP         | DB                 | 28   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E<br>B     | Samples |
| ADS7842EB/1KG4   | ACTIVE        | SSOP         | DB                 | 28   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E<br>B     | Samples |
| ADS7842EBG4      | ACTIVE        | SSOP         | DB                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | ADS7842E<br>B     | Samples |
| ADS7842EG4       | ACTIVE        | SSOP         | DB                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ADS7842E          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

### PACKAGE OPTION ADDENDUM

11-Apr-2013

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All c | dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|--------|------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|        | Device                 | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|        | ADS7842E/1K            | SSOP            | DB                 | 28 | 1000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
|        | ADS7842EB/1K           | SSOP            | DB                 | 28 | 1000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

24-Jul-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7842E/1K  | SSOP         | DB              | 28   | 1000 | 367.0       | 367.0      | 38.0        |
| ADS7842EB/1K | SSOP         | DB              | 28   | 1000 | 367.0       | 367.0      | 38.0        |

## **DB0028A**



### **PACKAGE OUTLINE**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



## DB0028A

## **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DB0028A

## **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated