

# BT168 series

# Thyristors logic level for RCD/GFI/LCCB applications

Rev. 04 — 20 August 2004

**Product data sheet** 

### 1. Product profile

### 1.1 General description

Passivated, sensitive gate thyristors in a SOT54 plastic package.

### 1.2 Features

Designed to be interfaced directly to microcontrollers, logic integrated circuits and other low power gate trigger circuits.

### 1.3 Applications

For use in Residual Current Devices (RCD), Ground Fault Interrupters (GFI) and Leakage Current Circuit Breakers (LCCB) applications, where a minimum I<sub>GT</sub> limit is needed.

#### 1.4 Quick reference data

- $V_{DRM}$ ,  $V_{RRM} \le 500 \text{ V (BT168E)}$
- $I_{T(RMS)} \le 0.8 A$
- $V_{DRM}$ ,  $V_{RRM} \le 600 \text{ V (BT168G)}$
- $I_{T(AV)} \le 0.5 A$
- $I_{TSM} \le 8 A.$

### 2. Pinning information

Table 1: Discrete pinning

| Pin | Description | Simplified outline | Symbol |
|-----|-------------|--------------------|--------|
| 1   | anode (a)   | -                  | N 1    |
| 2   | gate (g)    |                    | 7      |
| 3   | cathode (k) |                    | sym037 |
|     |             | SOT54 (TO-92)      |        |





## 3. Ordering information

**Table 2: Ordering information** 

| Type number | Package |                                                             |         |
|-------------|---------|-------------------------------------------------------------|---------|
|             | Name    | Description                                                 | Version |
| BT168E      | ·-      | plastic single-ended leaded (through hole) package; 3 leads | SOT54   |
| BT168G      |         |                                                             |         |

# 4. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                                                    | Conditions                                                                             | Min          | Max  | Unit             |
|---------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------|------|------------------|
| $V_{DRM}, V_{RRM}$  | repetitive peak off-state voltage                            |                                                                                        |              |      |                  |
|                     | BT168E                                                       |                                                                                        | <u>[1]</u> - | 500  | V                |
|                     | BT168G                                                       |                                                                                        | <u>[1]</u> - | 600  | V                |
| $I_{T(AV)}$         | average on-state current                                     | half sine wave;<br>T <sub>lead</sub> ≤ 83 °C;<br>see <u>Figure 1</u>                   | -            | 0.5  | Α                |
| I <sub>T(RMS)</sub> | RMS on-state current                                         | all conduction angles;<br>see Figure 4 and 5                                           | -            | 0.8  | А                |
| I <sub>TSM</sub>    | non-repetitive peak on-state current                         | half sine wave;<br>T <sub>j</sub> = 25 °C prior to<br>surge;<br>see Figure 2 and 3     |              |      |                  |
|                     |                                                              | t = 10 ms                                                                              | -            | 8    | Α                |
|                     |                                                              | t = 8.3  ms                                                                            | -            | 9    | Α                |
| l <sup>2</sup> t    | I <sup>2</sup> t for fusing                                  | t = 10 ms                                                                              | -            | 0.32 | A <sup>2</sup> s |
| dl <sub>T</sub> /dt | repetitive rate of rise of on-state current after triggering | $I_{TM} = 2 \text{ A}; I_G = 10 \text{ mA};$<br>$dI_G/dt = 100 \text{ mA}/\mu\text{s}$ | -            | 50   | A/μs             |
| $I_{GM}$            | peak gate current                                            |                                                                                        | -            | 1    | Α                |
| $V_{\text{GM}}$     | peak gate voltage                                            |                                                                                        | -            | 5    | V                |
| $V_{RGM}$           | peak reverse gate voltage                                    |                                                                                        | -            | 5    | V                |
| $P_GM$              | peak gate power                                              |                                                                                        | -            | 2    | W                |
| P <sub>G(AV)</sub>  | average gate power                                           | over any 20 ms period                                                                  | -            | 0.1  | W                |
| T <sub>stg</sub>    | storage temperature                                          |                                                                                        | -40          | +150 | °C               |
| Tj                  | junction temperature                                         |                                                                                        | -            | 125  | °C               |

<sup>[1]</sup> Although not recommended, off-state voltages up to 800 V may be applied without damage, but the thyristor may switch to the on-state. The rate of rise of current should not exceed 15 A/µs.

 $a = form factor = I_{T(RMS)}/I_{T(AV)}$ .



Fig 1. Total power dissipation as a function of average on-state current; maximum values.



Fig 2. Non-repetitive peak on-state current as a function of the number of sinusoidal current cycles; maximum values.

3 of 12

f = 50 Hz.



Fig 3. Non-repetitive peak on-state current as a function of pulse width for sinusoidal currents; maximum values.



f = 50 Hz;  $T_{lead} \le 83$  °C.

Fig 4. RMS on-state current as a function of surge duration for sinusoidal currents; maximum values.



(1)  $T_{lead} = 83 \,^{\circ}C$ .

Fig 5. RMS on-state current as a function of lead temperature; maximum values.



### 5. Thermal characteristics

Table 4: Thermal characteristics

| Symbol                  | Parameter                                   | Conditions                                           | Min | Тур | Max | Unit |
|-------------------------|---------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| $R_{\text{th(j-lead)}}$ | thermal resistance from junction to lead    |                                                      | -   | -   | 60  | K/W  |
| $R_{th(j-a)}$           | thermal resistance from junction to ambient | printed-circuit board<br>mounted; lead length = 4 mm | -   | 150 | -   | K/W  |



Fig 6. Transient thermal impedance as a function of pulse width.



### 6. Characteristics

**Table 5: Characteristics** 

 $T_i = 25 \,^{\circ}C$  unless otherwise stated.

| Symbol                                                                                             | Parameter                                  | Conditions                                                                                                                                            | Min | Тур  | Max | Unit |
|----------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Static cha                                                                                         | racteristics                               |                                                                                                                                                       |     |      |     |      |
| I <sub>GT</sub>                                                                                    | gate trigger current                       | V <sub>D</sub> = 12 V; I <sub>T</sub> = 10 mA;<br>gate open circuit; see Figure 8                                                                     | 20  | 50   | 200 | μΑ   |
| IL                                                                                                 | latching current                           | $V_D$ = 12 V; $I_{GT}$ = 0.5 mA;<br>$R_{GK}$ = 1 k $\Omega$ ; see <u>Figure 10</u>                                                                    | -   | 2    | 6   | mA   |
| $I_{H}$ holding current $V_{D}$ = 12 V; $I_{GT}$ = 0.5 mA; $R_{GK}$ = 1 k $\Omega$ ; see Figure 11 |                                            | -                                                                                                                                                     | 2   | 5    | mA  |      |
| V <sub>T</sub>                                                                                     | on-state voltage                           | I <sub>T</sub> = 1.2 A                                                                                                                                | -   | 1.25 | 1.7 | V    |
| $V_{GT}$                                                                                           | gate trigger voltage                       | I <sub>T</sub> = 10 mA; gate open circuit;<br>see <u>Figure 7</u>                                                                                     |     |      |     |      |
|                                                                                                    |                                            | V <sub>D</sub> = 12 V                                                                                                                                 | -   | 0.5  | 0.8 | V    |
|                                                                                                    |                                            | $V_D = V_{DRM(max)}$ ; $T_j = 125  ^{\circ}C$                                                                                                         | 0.2 | 0.3  | -   | V    |
| I <sub>D</sub> , I <sub>R</sub>                                                                    | off-state leakage current                  | $V_D = V_{DRM(max)}$ ; $V_R = V_{RRM(max)}$ ;<br>$T_j = 125  ^{\circ}\text{C}$ ; $R_{GK} = 1  \text{k}\Omega$                                         | -   | 0.05 | 0.1 | mA   |
| Dynamic o                                                                                          | haracteristics                             |                                                                                                                                                       |     |      |     |      |
| dV <sub>D</sub> /dt                                                                                | critical rate of rise of off-state voltage | $V_{DM} = 67 \% V_{DRM(max)}$ ; $T_j = 125 °C$ ; exponential waveform; see Figure 12                                                                  |     |      |     |      |
|                                                                                                    |                                            | $R_{GK} = 1 k\Omega$                                                                                                                                  | 500 | 800  | -   | V/μs |
|                                                                                                    |                                            | gate open circuit                                                                                                                                     | -   | 25   | -   | V/μs |
| t <sub>gt</sub>                                                                                    | gate controlled turn-on time               | $I_{TM} = 2 \text{ A}; V_D = V_{DRM(max)};$<br>$I_G = 10 \text{ mA}; dI_G/dt = 0.1 \text{ A/}\mu\text{s}$                                             | -   | 2    | -   | μs   |
| t <sub>q</sub>                                                                                     | circuit commuted<br>turn-off time          | $V_D = 67 \% V_{DRM(max)}; T_j = 125 °C;$<br>$I_{TM} = 1.6 A; V_R = 35 V;$<br>$dI_{TM}/dt = 30 A/\mu s; dV_D/dt = 2 V/\mu s;$<br>$R_{GK} = 1 k\Omega$ | -   | 100  | -   | μs   |

6 of 12

#### Thyristors logic level for RCD/GFI/LCCB applications



Fig 7. Normalized gate trigger voltage as a function of junction temperature.



Fig 8. Normalized gate trigger current as a function of junction temperature.



 $V_0 = 1.067 \text{ V}.$ 

 $R_S = 0.187 \Omega$ .

- (1)  $T_j = 125$  °C; typical values.
- (2)  $T_i = 125 \,^{\circ}C$ ; maximum values.
- (3)  $T_i = 25 \,^{\circ}C$ ; maximum values.

Fig 9. On-state current characteristics.



 $R_{GK} = 1 k\Omega$ .

Fig 10. Normalized latching current as a function of junction temperature.

### Thyristors logic level for RCD/GFI/LCCB applications



Fig 11. Normalized holding current as a function of junction temperature.



- (1)  $R_{GK} = 1 k\Omega$ .
- (2) Gate open circuit.

Fig 12. Critical rate of rise of off-state voltage as a function of junction temperature; typical values.

## 7. Package information

Epoxy meets requirements of UL94 V-0 at  $\frac{1}{8}$  inch.



### 8. Package outline

#### Plastic single-ended leaded (through hole) package; 3 leads

SOT54



| UNIT | Α          | b            | b <sub>1</sub> | С            | D          | d          | E          | е    | e <sub>1</sub> | L            | L <sub>1</sub> <sup>(1)</sup><br>max. |
|------|------------|--------------|----------------|--------------|------------|------------|------------|------|----------------|--------------|---------------------------------------|
| mm   | 5.2<br>5.0 | 0.48<br>0.40 | 0.66<br>0.55   | 0.45<br>0.38 | 4.8<br>4.4 | 1.7<br>1.4 | 4.2<br>3.6 | 2.54 | 1.27           | 14.5<br>12.7 | 2.5                                   |

#### Note

1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.

| VERSION |     |       |        |            |                                 |
|---------|-----|-------|--------|------------|---------------------------------|
|         | IEC | JEDEC | JEITA  | PROJECTION | ISSUE DATE                      |
| SOT54   |     | TO-92 | SC-43A |            | <del>97-02-28</del><br>04-06-28 |

Fig 13. Package outline.

9397 750 13511

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.





# 9. Revision history

### Table 6: Revision history

| Document ID    | Release date | Data sheet status                                       | Change notice | Order number        | Supersedes         |
|----------------|--------------|---------------------------------------------------------|---------------|---------------------|--------------------|
| BT168_SERIES_4 | 20040820     | Product data sheet                                      | -             | 9397 750 13511      | BT168_SERIES_3     |
| Modifications: |              | t of this data sheet has b<br>n standard of Philips Sen |               | comply with the new | v presentation and |
| BT168_SERIES_3 | 20010902     | Product specification                                   | -             | not applicable      | BT168_SERIES_2     |
| BT168_SERIES_2 | 20010901     | Product specification                                   | -             | not applicable      | BT168_SERIES_1     |
| BT168_SERIES_1 | 19970901     | Product specification                                   | -             | not applicable      | -                  |

10 of 12

#### Thyristors logic level for RCD/GFI/LCCB applications



| Level | Data sheet status [1] | Product status [2] [3] | Definition                                                                                                                                                                                                                                                                                     |
|-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development            | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data      | Qualification          | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data          | Production             | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### 11. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 12. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 13. Contact information

For additional information, please visit: http://www.semiconductors.philips.com
For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com

### **Philips Semiconductors**

# **BT168** series

### Thyristors logic level for RCD/GFI/LCCB applications

### 14. Contents

| 1   | Product profile           |
|-----|---------------------------|
| 1.1 | General description       |
| 1.2 | Features                  |
| 1.3 | Applications              |
| 1.4 | Quick reference data1     |
| 2   | Pinning information 1     |
| 3   | Ordering information      |
| 4   | Limiting values 2         |
| 5   | Thermal characteristics 5 |
| 6   | Characteristics 6         |
| 7   | Package information 8     |
| 8   | Package outline 9         |
| 9   | Revision history          |
| 10  | Data sheet status         |
| 11  | Definitions               |
| 12  | Disclaimers 11            |
| 13  | Contact information 11    |



All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 20 August 2004 Document order number: 9397 750 13511

